发明名称 Novel monolithic, combo nonvolatile memory allowing byte, page and block write with no disturb and divided-well in the cell array using a unified cell structure and technology with a new scheme of decoder and layout
摘要 A novel FLASH-based EEPROM cell, decoder, and layout scheme are disclosed to eliminate the area-consuming divided triple-well in cell array and allows byte-erase and byte-program for high P/E cycles. Furthermore, the process-compatible FLASH cell for EEPROM part can be integrated with FLASH and ROM parts so that a superior combo, monolithic, nonvolatile memory is achieved. Unlike all previous arts, the novel combo nonvolatile memory of the present invention of ROM, EEPROM and FLASH or combination of any two is made of one unified, fully compatible, highly-scalable BN+ cell and unified process. In addition, its cell operation schemes have zero array overhead and zero disturbance during P/E operations. The novel combo nonvolatile memory is designed to meet the need in those markets requiring flexible write size in units of bytes, pages and blocks at a lower cost.
申请公布号 US2006234394(A1) 申请公布日期 2006.10.19
申请号 US20060442379 申请日期 2006.05.26
申请人 APLUS FLASH TECHNOLOGY, INC. 发明人 LEE PETER W.;HSU FU-CHANG;TSAO HSING-YA;MA HAN-REI;WU KOUCHENG
分类号 H01L21/00;G11C11/34;G11C16/04;H01L27/115 主分类号 H01L21/00
代理机构 代理人
主权项
地址