发明名称 Focal plane array with improved transfer circuit
摘要 A focal plane array in which information from the pixel forming elements is transferred into a vertical shift register and then from the last stage of the vertical shift registers row by row into a horizontal shift register is provided with a storage element and gate between each vertical register and the corresponding stage of the horizontal register. After the information currently in the storage gates has been transferred to the corresponding HCCD stages, the transfer gate is closed, and the next shift of the vertical registers begins, during a time when the vertical registers would otherwise be stopped, waiting for the multi-phase operation of the horizontal register. This time is used for usefully increasing the time for the vertical shift operation, and the clock is advantageously made slower. Alternatively, a faster frame rate can be handled by conventional clock circuits.
申请公布号 US7123303(B1) 申请公布日期 2006.10.17
申请号 US19940227390 申请日期 1994.04.14
申请人 INDUSTRIAL TECHNOLOGY RESEARCH INSTITUTE;CHUNG SHAN INST SCIENCE & TECH 发明人 CHIEN HO-CHING;TSAI CHUN-HUI;LAO CHUNG-REN
分类号 H04N3/14 主分类号 H04N3/14
代理机构 代理人
主权项
地址