发明名称 Architectural floorplan for a digital signal processing circuit
摘要 A physical floorplan for a digital signal processing (DSP) block including; an interconnect column having a plurality of programmable interconnect elements; a first DSP element having a plurality of first columns, a first output register column of the plurality of first columns positioned adjacent to the interconnect column; and a second DSP element, having a plurality of second columns a second output register column of the plurality of second columns positioned adjacent to the interconnect column.
申请公布号 US2006230092(A1) 申请公布日期 2006.10.12
申请号 US20060433369 申请日期 2006.05.12
申请人 XILINX, INC. 发明人 CHING ALVIN Y.;WONG JENNIFER;NEW BERNARD J.;SIMKINS JAMES M.;THENDEAN JOHN M.;WONG ANNA W.W.;VADI VASISHT M.
分类号 G06F7/38 主分类号 G06F7/38
代理机构 代理人
主权项
地址