发明名称 Unified non-partitioned register files for a digital signal processor operating in an interleaved multi-threaded environment
摘要 A processor device is disclosed and includes a memory and a sequencer that is responsive to the memory. The sequencer can support very long instruction word (VLIW) instructions and superscalar instructions. The processor device further includes a first instruction execution unit responsive to the sequencer, a second instruction execution unit responsive to the sequencer, a third instruction execution unit responsive to the sequencer, and a fourth instruction execution unit responsive to the sequencer. Further, the processor device includes a plurality of register files and each of the plurality of register files includes a plurality of registers. The plurality of register files are coupled to the sequencer and coupled to the first instruction execution unit, the second instruction execution unit, the third instruction execution unit, and the fourth instruction execution unit.
申请公布号 US2006230253(A1) 申请公布日期 2006.10.12
申请号 US20050103744 申请日期 2005.04.11
申请人 CODRESCU LUCIAN;PLONDKE ERICH;AHMED MUHAMMAD;ANDERSON WILLIAM C;SIMPSON TAYLOR 发明人 CODRESCU LUCIAN;PLONDKE ERICH;AHMED MUHAMMAD;ANDERSON WILLIAM C.;SIMPSON TAYLOR
分类号 G06F15/00 主分类号 G06F15/00
代理机构 代理人
主权项
地址