发明名称 Parallel architecture for graphics primitive decomposition
摘要 A parallel architecture for determining pixels inside a graphics primitive is provided. The architecture is a pipeline structure having a predetermined number of sequential logic circuits connected in series followed by a predetermined number of parallel logic circuits arranged in a pyramid structure. Each sequential logic circuit uses arithmetic edge functions corresponding to edges of a graphics primitive to determine whether a polygonal portion of a raster image is inside the graphics primitive. If the polygonal portion is at least partly inside the graphics primitive, the sequential logic circuit divides the polygonal portion into a predetermined number of subportions and computes descriptors (e.g., vertices and translated edge functions) for each subportion sequentially. Descriptors are then transferred sequentially to the next stage. Each parallel logic circuit performs the same functions as that of a sequential logic circuit except that a parallel logic circuit computes descriptors of the subportions in parallel and transfers them to the next stage in parallel.
申请公布号 US7119809(B1) 申请公布日期 2006.10.10
申请号 US20010858354 申请日期 2001.05.15
申请人 S3 GRAPHICS CO., LTD. 发明人 MCCABE DANIEL H.
分类号 G06T1/20;G06T15/40 主分类号 G06T1/20
代理机构 代理人
主权项
地址