发明名称 Jitter-resistive delay lock loop circuit for locking delayed clock and method thereof
摘要 A delay lock loop circuit for delaying a reference clock to lock a delayed clock. The delay lock loop circuit includes a clock divider for dividing a frequency of the reference clock by N to generate a frequency-divided clock, a programmable delay circuit electrically coupled to the clock divider for delaying the frequency-divided clock to generate the delayed clock, a 180° phase detector electrically coupled to the programmable delay circuit for detecting a phase change of the delayed clock, and a delay lock loop controller electrically coupled to the programmable delay circuit and the 180° phase detector for programming the programmable delay circuit to lock the delayed clock according to the phase change.
申请公布号 US7119589(B2) 申请公布日期 2006.10.10
申请号 US20040711313 申请日期 2004.09.10
申请人 MEDIATEK INCORPORATION 发明人 TSENG JUI-HSING
分类号 H03L7/06 主分类号 H03L7/06
代理机构 代理人
主权项
地址