发明名称 STRAINED TRANSISTOR INTEGRATION FOR CMOS
摘要 <p>Various embodiments of the invention relate to a CMOS device having (1) an NMOS channel of silicon material selectively deposited on a first area of a graded silicon germanium substrate such that the selectively deposited silicon material experiences a tensile strain caused by the lattice spacing of the silicon material being smaller than the lattice spacing of the graded silicon germanium substrate material at the first area, and (2) a PMOS channel of silicon germanium material selectively deposited on a second area of the substrate such that the selectively deposited silicon germanium material experiences a compressive strain caused by the lattice spacing of the selectively deposited silicon germanium material being larger than the lattice spacing of the graded silicon germanium substrate material at the second area.</p>
申请公布号 KR20060103936(A) 申请公布日期 2006.10.04
申请号 KR20067012730 申请日期 2004.12.13
申请人 INTEL CORPORATION 发明人 BOYANOV BOYAN;MURTHY ANAND;DOYLE BRIAN;CHAU ROBERT
分类号 H01L27/092;H01L21/20;H01L21/205 主分类号 H01L27/092
代理机构 代理人
主权项
地址