发明名称 Vertical bipolar transistor with a majority carrier accumulation layer as a subcollector for SOI BiCMOS with reduced buried oxide thickness for low-substrate bias operation
摘要 The present invention provides a "subcollector-less" silicon-on-insulator (SOI) bipolar junction transistor (BJT) that has no impurity-doped subcollector. Instead, the inventive vertical SOI BJT uses a back gate-induced, majority carrier accumulation layer as the subcollector when it operates. The SOI substrate is biased such that the accumulation layer is formed at the bottom of the first semiconductor layer. The advantage of such a device is its CMOS-like process. Therefore, the integration scheme can be simplified and the manufacturing cost can be significantly reduced. The present invention also provides a method of fabricating BJTs on selected areas of a very thin BOX using a conventional SOI starting wafer with a thick BOX. The reduced BOX thickness underneath the bipolar devices allows for a significantly reduced substrate bias compatible with the CMOS to be applied while maintaining the advantages of a thick BOX underneath the CMOS. A back-gated CMOS device is also provided.
申请公布号 US7115965(B2) 申请公布日期 2006.10.03
申请号 US20040931855 申请日期 2004.09.01
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 HO HERBERT L.;KUMAR MAHENDER;OUYANG QIQING;PAPWORTH PAUL A.;SHERAW CHRISTOPHER D.;STEIGERWALT MICHAEL D.
分类号 H01L29/70 主分类号 H01L29/70
代理机构 代理人
主权项
地址