发明名称 Buffer circuit and memory system for selectively outputting data strobe signal according to number of data bits
摘要 Provided are a buffer circuit and a memory system for selectively outputting a data strobe signal according to the number of data bits. The buffer circuit includes a first buffer unit, a second buffer unit, and a third buffer unit. The first buffer unit amplifies and outputs a first signal. The second buffer unit amplifies and outputs a second signal or outputs the first signal according to the logic level of a control signal. The third buffer unit amplifies the first signal to send or not to send the amplified first signal to the second buffer unit depending on the logic level of an inverted control signal. The logic levels of the control signal and the inverted control signal are determined according to the number of processed data bits. When the number of processed data bits is n, the control signal is set to a first level and the inverted control signal is set to a second level, and when the number of processed data bits is k, the control signal is set to a second level and the inverted control signal is set to a first level. Since the buffer circuit and the memory system selectively output the data strobe signal according to the number of data bits, a point of time when the data are latched can be advanced and a setup/hold time of the data can be reduced.
申请公布号 US2006215462(A1) 申请公布日期 2006.09.28
申请号 US20060443736 申请日期 2006.05.31
申请人 SAMSUNG ELECTRONICS, CO., LTD. 发明人 SEO SUNG-MIN;KIM CHUL-SOO;KIM KYU-HYOUN;JUNG JIN-KYOUNG
分类号 G11C7/00;G11C7/10;G11C5/00 主分类号 G11C7/00
代理机构 代理人
主权项
地址