摘要 |
Each stage of a shift register circuit has a first input (Rn-i) connected to the output of a preceding stage, a drive transistor (Tdnve) for coupling a first clocked power line voltage (Pn) to the output (Rn) of the stage, a compensation capacitor (C-i) for compensating for the effects of a parasitic capacitance of the drive transistor, a first bootstrap capacitor (C2) connected between the gate of the drive transistor and the output (Rn) of the stage; and an input transistor (T,ni) for charging the first bootstrap capacitor (C2) and controlled by the first input (Rn-i). Each stage has an input section (10) coupled to the output (Rn-2) of the stage two (or more) stages before the stage having a second bootstrap capacitor (C3) connected between the gate of the input transistor (T,pi) and the first input (Rn-i). The use of two bootstrapping capacitors makes the circuit less sensitive to threshold voltage levels or variations, and enables implementation using amorphous silicon technology. |