发明名称 EFFICIENT CHECK NODE MESSAGE TRANSFORM APPROXIMATION FOR LDPC DECODER
摘要 In modern iterative coding systems such as LDPC decoder and turbo-convolutional decoder in which the invention may be used, the core computations can often be reduced to a sequence of additions and subtractions alternating between logarithm and linear domains A computationally efficient and robust approximation method for log and exp functions is described which involves using a simple bit mapping between fixed point fractional data format and floating point format. The method avoids costly lookup tables and complex computations and further reduces the core processing to a sequence of additions and subtractions using alternating fixed point and floating point processing units. The method is well suited for use in highly optimized hardware implementations which can take advantage of modern advances in standard floating point arithmetic circuit design as well as for software implementation on a wide class of processors equipped with FPU where the invention avoids the need for a typical multi-cycle series of log / exp instructions and especially on a SIMD FPU-equipped processors where log / exp functions are typically scalar.
申请公布号 WO2006102141(A2) 申请公布日期 2006.09.28
申请号 WO2006US09839 申请日期 2006.03.17
申请人 QUALCOMM FLARION TECHNOLOGIES, INC.;NOVICHKOV, VLADIMIR;RICHARDSON, TOM 发明人 NOVICHKOV, VLADIMIR;RICHARDSON, TOM
分类号 主分类号
代理机构 代理人
主权项
地址