发明名称 Method and apparatus for detecting linear phase error
摘要 Disclosed herein is a method and apparatus used to detect phase error information between edges of an input data signal and a clock signal for use at ultra-high frequencies and where linear phase error information is required. This invention extends the usefulness of a given integrated circuit logic technology to twice the frequency range of application while maintaining the desired linear phase error measurement operation. Flip flops are used to sample the data input signal with the clocking signal and processing is done separately for rising and falling data edges. Analog recombination of phase error information from both edges is then done in a fashion that is not limited by the integrated circuit speed. This invention overcomes limitations of prior methods in that it operates in data applications, provides linear phase error information at very high phase-error bandwidth and can operate at the same maximum speed as the flip flop and logic process technology will allow by operating on bit cells that are a full 1-bit minimum rather than half-bit cells.
申请公布号 US2006210005(A1) 申请公布日期 2006.09.21
申请号 US20060371320 申请日期 2006.03.07
申请人 WILLIS ANDRE 发明人 WILLIS ANDRE
分类号 H03D3/24 主分类号 H03D3/24
代理机构 代理人
主权项
地址