发明名称 Total ionizing dose suppression transistor architecture
摘要 A total ionizing dose suppression architecture for a transistor and a transistor circuit uses an "end cap" metal structure that is connected to the lowest potential voltage to overcome the tendency of negative charge buildup during exposure to ionizing radiation. The suppression architecture uses the field established by coupling the metal structure to the lowest potential voltage to steer the charge away from the critical field (inter-device) and keeps non-local charge from migrating to the "birds-beak" region of the transistor, preventing further charge buildup. The "end cap" structure seals off the "birds-beak" region and isolates the critical area. The critical area charge is source starved of an outside charge. Outside charge migrating close to the induced field is repelled away from the critical region. The architecture is further extended to suppress leakage current between adjacent wells biased to differential potentials.
申请公布号 US2006197108(A1) 申请公布日期 2006.09.07
申请号 US20050071730 申请日期 2005.03.03
申请人 GARDNER HARRY N 发明人 GARDNER HARRY N.
分类号 H01L31/00 主分类号 H01L31/00
代理机构 代理人
主权项
地址