发明名称 Semiconductor memory device using vertical-channel transistors
摘要 The invention provides a semiconductor memory device comprising a plurality of word lines, a plurality of bit lines, and a plurality of static memory cells each having a first, second, third, fourth, fifth, and sixth transistors. While each of channels of the first, second, third, and fourth transistors are formed vertical against a substrate of the semiconductor memory device. Each of semiconductor regions forming a source or a drain of the fifth and sixth transistors forms a PN junction against the substrate. According to another aspect of the invention, the SRAM device of the invention has a plurality of SRAM cells, at least one of which is a vertical SRAM cell comprising at least four vertical transistors onto a substrate, and each vertical transistor includes a source, a drain, and a channel therebetween aligning in one aligning line which penetrates into the substrate surface at an angle greater than zero degree.
申请公布号 US7098478(B2) 申请公布日期 2006.08.29
申请号 US20050168872 申请日期 2005.06.29
申请人 RENESAS TECHNOLOGY CORPORATION 发明人 TAKAURA NORIKATSU;MATSUOKA HIDEYUKI;TAKEMURA RIICHIRO;OKUYAMA KOUSUKE;MONIWA MASAHIRO;NISHIDA AKIO;FUNAYAMA KOTA;SEKIGUCHI TOMONORI
分类号 G11C11/41;H01L29/72;H01L21/8234;H01L21/8244;H01L27/00;H01L27/06;H01L27/088;H01L27/10;H01L27/11;H01L29/10 主分类号 G11C11/41
代理机构 代理人
主权项
地址