发明名称 Trace design to minimize electromigration damage to solder bumps
摘要 A design methodology reduces electromigration in integrated circuit joints such as flip-chip bumps by seeking to produce a more uniform current distribution at the interface between the integrated circuit pad and the joint while maintaining an interface form that coincides with standard integrated circuit designs is presented. The design methodology addresses the current distribution at the pad by introducing an intermediate trace routing design between the current delivering trace and the pad that distributes the inflow of current from the trace to multiple points of entry on the pad. The intermediate trace routing design includes an outer trace channel connected to the current delivering trace. A plurality of conductive trace leads connect the outer trace channel to the pad. Preferably, each of the plurality of conductive trace leads is characterized by a respective trace impedance so as to distribute equal current flow through each of the leads to the pad.
申请公布号 US2006186539(A1) 申请公布日期 2006.08.24
申请号 US20050047887 申请日期 2005.02.01
申请人 DAUKSHER WALTER J;RICHLING WAYNE P;GRAUPP WILLIAM S 发明人 DAUKSHER WALTER J.;RICHLING WAYNE P.;GRAUPP WILLIAM S.
分类号 H01L23/48;H01L23/52;H01L29/40 主分类号 H01L23/48
代理机构 代理人
主权项
地址