发明名称 Method of forcing 1's and inverting sum in an adder without incurring timing delay
摘要 A summing circuit for an adder decodes control signals to determine that the result should be manipulated, and generates a half-sum output which is used to produce a manipulated result based on the control signals. The half-sum output is combined with a previous carry bit to complete the sum operation. The control signals can invert the adder result, or force the result to be all 1's. These functions can be effectuated in a 3-way multiplexer that combines the operand inputs and control signals. For inversion, two separate logic circuits produce true and complement half-sums in parallel, and the appropriate half-sum is selected for the half-sum output. For a result of all 1's, a force<SUB>-</SUB> 1 control signal pulls the half-sum output node to electrical ground and the final output is manipulated by gating the carry signals with the force<SUB>-</SUB> 1 signal. The two functions are implemented without introducing additional delay.
申请公布号 US2006184605(A1) 申请公布日期 2006.08.17
申请号 US20050057330 申请日期 2005.02.11
申请人 GOYAL ASHUTOSH 发明人 GOYAL ASHUTOSH
分类号 G06F7/50 主分类号 G06F7/50
代理机构 代理人
主权项
地址
您可能感兴趣的专利