发明名称 Process flow for a performance enhanced MOSFET with self-aligned, recessed channel
摘要 A method for forming a self-aligned, recessed channel, MOSFET device that alleviates problems due to short channel and hot carrier effects while reducing inter-electrode capacitance is described. A thin pad oxide layer is grown overlying the substrate and a gate recess, followed by deposition of a thick silicon nitride layer filling the gate recess. The top surface is planarized exposing the pad oxide layer. An additional oxide layer is grown, thickening the pad oxide layer. A portion of the silicon nitride layer is etched away and additional oxide layer is again grown. This forms a tapered oxide layer along the sidewalls of the gate recess. The remaining silicon nitride layer is removed. The oxide layer at the bottom of the gate recess is removed and a gate dielectric layer is grown. Gate polysilicon is deposited filling the gate recess. S/D implantations, metallization, and passivation complete fabrication of the device.
申请公布号 US7091092(B2) 申请公布日期 2006.08.15
申请号 US20020062227 申请日期 2002.02.05
申请人 NATIONAL UNIVERSITY OF SINGAPORE 发明人 SNEELAL SNEEDHARAN PILLAI;POH FRANCIS;LEE JAMES;SEE ALEX;LAU C. K.;SAMUDRA GANESH SHANKAR
分类号 H01L21/336;H01L29/78 主分类号 H01L21/336
代理机构 代理人
主权项
地址