发明名称 Phase-locked loop circuit and data reproduction apparatus
摘要 This invention relates to a phase-locked loop circuit and a data reproduction apparatus, which can reduce a processing time that is required for initial adjustment in the data reproduction apparatus. In a digital data reproduction apparatus having two control functions, i.e., phase and duty adjustments for binarized data, the phase comparison with one edge is performed only at the phase adjustment by means of a phase-locked loop circuit 33 having an edge switching means 4 which controls the phase comparator 1. The phase comparator 1 inputs the binarized and a bit synchronous clock, and switches the output between a comparison result with one edge, i.e., a rising edge or a falling edge of binarized data, and a comparison result with both edges.
申请公布号 US2006176089(A1) 申请公布日期 2006.08.10
申请号 US20060375814 申请日期 2006.03.15
申请人 发明人 YAMANE SHINICHI;WATANABE SEIJI
分类号 H03L7/06 主分类号 H03L7/06
代理机构 代理人
主权项
地址