发明名称 Methods and arrangements for a low power phase-locked loop
摘要 Methods and arrangements for a low power, phase-locked loop (PLL) are disclosed. Embodiments include a multi-phase oscillator like a voltage-controlled oscillator (VCO) to generate multiple phases of a clock signal. The multiple phases are then combined to generate a single clock signal having a frequency substantially equivalent to the number of phases multiplied by the frequency of the clock signal generated by the multi-phase VCO. Advantageously, embodiments can generate clock signals having frequencies that are multiples of the frequency generated by the VCO, reducing the power consumed by the VCO to produce a clock signal having the same frequency as a clock signal generated by a single phase VCO. Further, the achievable frequency for the VCO is increased. In many embodiments, a high speed, n-bit frequency divider that implements a pulse latch facilitates the use of the multi-phase VCO to generate the very high frequency clock signals.
申请公布号 US7088154(B2) 申请公布日期 2006.08.08
申请号 US20050037790 申请日期 2005.01.18
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 NGO HUNG CAI
分类号 H03K21/00;H03B19/00;H03L7/06;H03L7/099;H03L7/18;H03L7/183 主分类号 H03K21/00
代理机构 代理人
主权项
地址