发明名称 Method for optimal use of direct fit and interpolated models in schematic custom design of electrical circuits
摘要 A method of analyzing and designing circuits comprising creating a set of interpolated models for transistor devices; creating a set of characterized (direct fit) models for the transistor devices; analyzing the transistor devices within a netlist for matches in the set of characterized models; and providing a choice of using the matched characterized models or one of the interpolated models in designing the circuits. The method further comprises schematically simulating a custom circuit; back annotating to a schematic circuit which of the transistors use direct-fit models and which of the transistor devices are interpolated; determining whether the transistor devices are in any of cutoff, saturation, static linear, and dynamic linear mode during simulation of the custom circuit; removing the saturation and dynamic linear mode transistor devices; back annotating the netlist to a schematic with a predetermined device state; and performing sensitivity analysis on saturation and dynamic linear mode transistor devices.
申请公布号 US7089512(B2) 申请公布日期 2006.08.08
申请号 US20040708608 申请日期 2004.03.15
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 IADANZA JOSEPH A.;SINGH RAMINDERPAL
分类号 G06F17/50 主分类号 G06F17/50
代理机构 代理人
主权项
地址