发明名称 Digital PLL circuit
摘要 A DPLL circuit is provided for making it possible to inhibit an initial frequency offset during holdover. The DPLL circuit includes a slave oscillator for generating a frequency signal corresponding to the size of a control signal value; a phase difference detection circuit for detecting the difference in phase between the output of said slave oscillator and the inputted reference clock, and outputting a digital signal of the prescribed number of bits corresponding to said detected phase difference; and a holdover unit for generating a correction value based on the output of said phase difference detection circuit, wherein when the holdover is detected, said holdover unit periodically adds the correction value to the output of said phase difference detection circuit to obtain a control value for said slave oscillator.
申请公布号 US2006171496(A1) 申请公布日期 2006.08.03
申请号 US20050149290 申请日期 2005.06.10
申请人 FUJITSU LIMITED 发明人 NAKAMUTA KOJI;KOYAMA YOSHITO
分类号 H03L7/06;H03D3/24 主分类号 H03L7/06
代理机构 代理人
主权项
地址