发明名称 Comparator with offset compensation
摘要 A differential comparator with reduced offset. The differential comparator includes a first transistor coupled to a first input current and a second transistor coupled to a second input current. The first and second transistors are biased as diodes during a reset phase to store an offset voltage on parasitic capacitances of the first and second transistors. The first and second transistors are connected together as a latch to provide an output during a latch phase. Drain currents of the first and the second transistors substantially equal the first and the second input currents, respectively, during the reset phase and at the beginning of the latch phase. During the latch phase, currents approximately twice as large as differential-mode signal currents provided by the first and the second input currents are provided to the first and the second transistors, respectively.
申请公布号 US2006164125(A1) 申请公布日期 2006.07.27
申请号 US20050038386 申请日期 2005.01.21
申请人 BROADCOM CORPORATION 发明人 MULDER JAN
分类号 G01R19/00 主分类号 G01R19/00
代理机构 代理人
主权项
地址