发明名称 High performance CMOS device design
摘要 A semiconductor device includes a gate, which comprises a gate electrode and a gate dielectric underlying the gate electrode, a spacer formed on a sidewall of the gate electrode and the gate dielectric, a buffer layer having a first portion underlying the gate dielectric and the spacer and a second portion adjacent the spacer wherein the top surface of the second portion of the buffer layer is recessed below the top surface of the first portion of the buffer layer, and a source/drain region substantially aligned with the spacer. The buffer layer preferably has a greater lattice constant than an underlying semiconductor substrate. The semiconductor device may further include a semiconductor-capping layer between the buffer layer and the gate dielectric, wherein the semiconductor-capping layer has a smaller lattice constant then the buffer layer.
申请公布号 US2006163672(A1) 申请公布日期 2006.07.27
申请号 US20050115484 申请日期 2005.04.27
申请人 发明人 WANG CHIH-HAO;CHEN SHANG-CHIH;TSAI CHING-WEI;WANG TA-WEI;TSAI PANG-YEN
分类号 H01L29/76;H01L29/94;H01L31/062;H01L31/113;H01L31/119 主分类号 H01L29/76
代理机构 代理人
主权项
地址