发明名称 3-D rendering texture caching scheme
摘要 A 3D rendering texture caching scheme that minimizes external bandwidth requirements for texture and increases the rate at which textured pixels are available. The texture caching scheme efficiently pre-fetches data at the main memory access granularity and stores it in cache memory. The data in the main memory and texture cache memory is organized in a manner to achieve large reuse of texels with a minimum of cache memory to minimize cache misses. The texture main memory stores a two dimensional array of texels, each texel having an address and one of N identifiers. The texture cache memory has addresses partitioned into N banks, each bank containing texels transferred from the main memory that have the corresponding identifier. A cache controller determines which texels need to be transferred from the texture main memory to the texture cache memory and which texels are currently in the cache using a least most recently used algorithm. By labeling the texture map blocks (double quad words), a partitioning scheme is developed which allow the cache controller structure to be very modular and easily realized. The texture cache arbiter is used for scheduling and controlling the actual transfer of texels from the texture main memory into the texture cache memory and controlling the outputting of texels for each pixel to an interpolating filter from the cache memory.
申请公布号 US2006164429(A1) 申请公布日期 2006.07.27
申请号 US20060344030 申请日期 2006.01.30
申请人 MANTOR MICHAEL;CAREY JOHN A;TAYLOR RALPH C;PIAZZA THOMAS A;POTTER JEFFREY D;SOCARRAS ANGEL E 发明人 MANTOR MICHAEL;CAREY JOHN A.;TAYLOR RALPH C.;PIAZZA THOMAS A.;POTTER JEFFREY D.;SOCARRAS ANGEL E.
分类号 G09G5/00 主分类号 G09G5/00
代理机构 代理人
主权项
地址