发明名称 DRAM interface circuits having enhanced skew, slew rate and impedance control
摘要 Fully-buffered dual in-line memory modules (FB-DIMM) include advanced memory buffers (AMBs) having enhanced skew, slew rate and output impedance control. The AMB includes user accessible registers that can be programmed to carefully control the edge placement (or phase) of signals generated from the AMB to multiple DRAMs on the module. This control of edge placement, which may be performed independently for each group of signals: clock (CLK, CLK#), command (RAS, CAS, WE), address (including bank address), data (DQ) and data strobe (DQS), provides 360 degrees of control (or one period). This means that any group of signals can be moved independently by one complete period relatively to any other group.
申请公布号 US7079446(B2) 申请公布日期 2006.07.18
申请号 US20040916901 申请日期 2004.08.12
申请人 INTEGRATED DEVICE TECHNOLOGY, INC. 发明人 MURTAGH PAUL;KNAACK ROLAND T.
分类号 G11C8/00;G11C5/00;G11C7/22 主分类号 G11C8/00
代理机构 代理人
主权项
地址