发明名称 Non-blocking, multi-context pipelined processor
摘要 A packet processor whose processing capabilities are optimized by concurrently processing multiple packets within various pipelined stages. At each stage, multiple packets are processed via an internally pipelined sub-processor. In one embodiment, the packets are processed in a round robin fashion. When a particular packet is done processing at a particular stage, it may pass another packet whose processing is not complete, and move to a next stage. In another embodiment, a packet is processed until a conditional branch instruction or any other instruction causing a potential stall is encountered. If such an instruction is encountered, a next available packet is selected and processed instead of wasting processing cycles during the stall, or proceeding with the processing of the current packet based on a predicted result. The sub-processor resumes processing of the packet once the stall is over.
申请公布号 US7080238(B2) 申请公布日期 2006.07.18
申请号 US20010941528 申请日期 2001.08.30
申请人 ALCATEL INTERNETWORKING, (PE), INC. 发明人 VAN HOOF WERNER;WHEELER JERROLD;TALLEGAS MATHIEU
分类号 G06F9/38;G06F15/78;H04L12/56;H04L29/06 主分类号 G06F9/38
代理机构 代理人
主权项
地址