发明名称 Apparatus and method for reducing gate leakage in deep sub-micron MOS transistors using semi-rectifying contacts
摘要 An apparatus and method for the reduction of gate leakage in deep sub-micron metal oxide semiconductor (MOS) transistors, especially useful for those used in a cross coupled static random access memory (SRAM) cell, is disclosed. In accordance with the invention, the active element of the SRAM cell is used to reduce the voltage on the gate of its transistor without impacting the switching speed of the circuit. Because the load on the output of the inverter is fixed, a reduction in the gate current is optimized to minimize the impact on the switching waveform of the memory cell. An active element formed by two materials with different Fermi potentials is used as a rectifying junction or diode. The rectifying junction also has a large parallel leakage path, which allows a finite current flow when a signal of opposite polarity is applied across this device.
申请公布号 US2006151842(A1) 申请公布日期 2006.07.13
申请号 US20050110457 申请日期 2005.04.19
申请人 KAPOOR ASHOK K 发明人 KAPOOR ASHOK K.
分类号 H01L21/336;H01L29/76;H01L29/94;H01L31/062;H01L31/113 主分类号 H01L21/336
代理机构 代理人
主权项
地址