发明名称 Processor array
摘要 There is disclosed a processor array, which achieves an approximately constant latency. Communications to and from the farthest array elements are suitably pipelined for the distance, while communications to and from closer array elements are deliberately "over-pipelined" such that the latency to all end-point elements is the same number of clock cycles. The processor array has a plurality of primary buses, each connected to a primary bus driver, and each having a respective plurality of primary bus nodes thereon; respective pluralities of secondary buses, connected to said primary bus nodes; a plurality of processor elements, each connected to one of the secondary buses; and delay elements associated with the primary bus nodes, for delaying communications with processor elements connected to different ones of the secondary buses by different amounts, in order to achieve a degree of synchronization between operation of said processor elements.
申请公布号 US2006155956(A1) 申请公布日期 2006.07.13
申请号 US20050543370 申请日期 2005.10.27
申请人 NOLAN JOHN M 发明人 NOLAN JOHN M.
分类号 G06F15/00;G06F15/80 主分类号 G06F15/00
代理机构 代理人
主权项
地址