发明名称 Precision frequency and phase synthesis with fewer voltage-controlled oscillator stages
摘要 A clock synthesis circuit) including a phase-locked loop and one or more frequency synthesis circuits is disclosed. The phase-locked loop includes a voltage-controlled oscillator (VCO) having a sequence differential stages o produce equally spaced clock phases. The frequency synthesis circuit includes a sequence of adder-and-register units that select one of the VCO clock phases. An output multiplexer receives each of the selected clock phases, and selects among these clock phases in sequence; the output of the multiplexer is applied to a first toggle flip-flop that changes state in response to rising edge transitions at the output of the multiplexer. A second toggle flip-flop is clocked by the output of the first toggle flip-flop, itself toggling in response to rising edge transitions at the output of the first toggle flip-flop. One or more additional flip-flops can be similarly connected in sequence. The additional toggle flip-flop enables the VCO to be formed with fewer stages for a given frequency resolution, reducing noise and thus frequency error.
申请公布号 US2006145772(A1) 申请公布日期 2006.07.06
申请号 US20050250758 申请日期 2005.10.14
申请人 TEXAS INSTRUMENTS INCORPORATED 发明人 XIU LIMING;YOU ZHIHONG
分类号 H03B27/00 主分类号 H03B27/00
代理机构 代理人
主权项
地址