发明名称 REDUCED AREA, REDUCED PROGRAMMING VOLTAGE CMOS EFUSE-BASED SCANNABLE NON-VOLATILE MEMORY BITCELL
摘要 An integrated circuit chip includes a number of memory bitcells. Each bitcell includes: a latch having a sense node; a programming transistor having an efficient saturation region of operation; and a fuse connected to the programming transistor at a first terminal of the fuse. A programming voltage can be supplied to the fuse at a second terminal of the fuse; and a logic gate circuit is connected to the gate of the programming transistor. The logic gate circuit is operated at the programming voltage so that the logic gate circuit drives the programming transistor in the efficient saturation region when programming the fuse. The bitcell also includes a fuse-sensing circuit having no more than one transistor. Operation in the efficient saturation region allows the programming transistor to be small. Combined with using no more than one sensing transistor, significant reduction in area of the bitcells on the chip is achieved.
申请公布号 WO2006012137(A3) 申请公布日期 2006.07.06
申请号 WO2005US22040 申请日期 2005.06.21
申请人 QUALCOMM INCORPORATED;UVIEGHARA, GREGORY, A. 发明人 UVIEGHARA, GREGORY, A.
分类号 G11C17/18;G11C7/00 主分类号 G11C17/18
代理机构 代理人
主权项
地址