发明名称 METHOD FOR SEPARATELY OPTIMIZING THIN GATE DIELECTRIC OF PMOS AND NMOS TRANSISTORS WITHIN THE SAME SEMICONDUCTOR CHIP AND DEVICE MANUFACTURED THEREBY
摘要 A method of forming CMOS semiconductor (10) materials with PFET (16) and NFET (14) areas formed on a semiconductor substrate (12), covered respectively with a PFET (16) and NFET (14) gate dielectric layers composed of silicon oxide and different degrees of nitridation (18D and 18E) thereof. Provide a silicon substrate (12) with a PFET (16) area and an NFET (14) area and form PFET and NFET gate oxide layers thereover. Provide nitridation of the PFET gate oxide layer above the PFET area to form the PFET gate dielectric layer (42) above the PFET area with a first concentration level of nitrogen atoms in the PFET gate dielectric I ayer above the PFET area. Provide nitridation of the NFET gate oxide layer to form the NFET gate dielectric layer (40) above the NFET area with a different concentration level of nitrogen atoms from the first concentration level. The NFET gate dielectric layer (40) and the PFET gate dielectric layer (42) can have the same thickness.
申请公布号 KR20060076278(A) 申请公布日期 2006.07.04
申请号 KR20067003312 申请日期 2006.02.17
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 CHOU ANTHONY I.;FURUKAWA TOSHIHARU;VAREKAMP PATRICK R.;SLEIGHT JEFFREY W.;SEKIGUCHI AKIHISA
分类号 H01L27/146;H01L21/8238 主分类号 H01L27/146
代理机构 代理人
主权项
地址