发明名称 MIXER CIRCUIT, RECEIVER COMPRISING A MIXER CIRCUIT, METHOD FOR GENERATING AN OUTPUT SIGNAL BY MIXING AN INPUT SIGNAL WITH AN OSCILLATOR SIGNAL
摘要 The invention relates to a mixer circuit, a receiver comprising a mixer circuit, and a method of mixing an input signal with an oscillator signal. A mixer circuit 300 according to the invention comprises a first input node 301 and a second input node 302 for receiving an input signal Vin, a first output node 321 and a second output node 322, voltage-to-current conversion means Rla, Rlb, R2a, R2b, and switching means M1, M2, M3, M4 operatively coupled to each other and to the first input node 301, the second input node 302, the first output node 321, and the second output node 322 to generate a mixed input signal at the first output node 321 and the second output node 322 in response to an oscillator signal. The voltage-to-current conversion means Rla, Rlb, R2a, R2b comprises a first voltage-to-current converter RI a, R2a for generating a first current at a first switching node 311 and a third current at a third switching node 313 in response to the input signal Vin, and a second voltage-to-current converter Rlb, R2b for generating a second current at a second switching node 312 and a fourth current a fourth switching node 314 in response to the input signal Vin. The switching means M1, M2, M3, M4 is arranged to couple the second switching node 312 to the second output node 322 and the third switching node 313 to the first output node 321 during a first phase Phi1 of the oscillator signal; and the first switching node 311 to the first output node 321 and the fourth switching node 314 to the second output node 322 during a second phase Phi2 of the oscillator signal. As a result first and third switching nodes 311, 313 are isolated from respectively second and fourth switching node 312, 314. This prevents cross-over distortion from parasitic capacitances associated with first and third switching nodes 311, 313 via respective switches M2 and M4, and vice versa from parasitic capacitances associated with second and fourth switching nodes 312, 314 via respective switches M1 and M3.
申请公布号 KR20060076300(A) 申请公布日期 2006.07.04
申请号 KR20067005238 申请日期 2006.03.15
申请人 KONINKLIJKE PHILIPS ELECTRONICS N.V. 发明人 BREEMS LUCIEN J.;SANDIFORT QUINO A.;SCHUURMANS HAN M.
分类号 H04B1/06;H03D7/14;H04B1/16 主分类号 H04B1/06
代理机构 代理人
主权项
地址