发明名称 Double data rate synchronous SRAM with 100% bus utilization
摘要 A synchronous memory circuit is capable of double data transfer rate per clock cycle, 100% bus utilization (i.e., no idle clock cycles in bus turn arounds), and has only one clock cycle of latency in each of read and write burst operations. The memory circuit has a data bus 202 , at least two memory blocks ( 20, 30 ), a multiplexer ( 120 ) for receiving two read data items from respective two memory blocks in a read burst operation and allowing one of the two read data items to be provided on the data bus half a clock cycle after the read burst operation is initiated and allowing the other one of the two read data items to be provided on the data bus one clock cycle after the read burst operation is initiated, and two registers ( 50, 70 ) for storing respective two write data items provided on the data bus in a first write burst operation wherein one of the two write data items is written to one of the two memory blocks at the initiation of a next write burst operation following the first write burst operation and the other one of the two write data items is written to the other one of the two memory blocks half a clock cycle after the initiation of the next write burst operation, wherein in two consecutive clock cycles the two write data items are capable of being transferred to the memory circuit via the data bus and the two read data items are capable of being transferred from the memory circuit via the data bus.
申请公布号 US7069406(B2) 申请公布日期 2006.06.27
申请号 US19990347106 申请日期 1999.07.02
申请人 INTEGRATED DEVICE TECHNOLOGY, INC. 发明人 HRONIK STANLEY A.
分类号 G06F12/00;G06F13/42;G11C7/10;G11C11/413 主分类号 G06F12/00
代理机构 代理人
主权项
地址