发明名称 A LOW DENSITY PARITY CHECK (LDPC) DECODER
摘要 <p>A satellite receiver comprises a front-end, demodulator and an LDPC decoder. The front-end receives a DVB-S2 LDPC coded signal and provides a down-converted signal to the demodulator. The latter demodulates the down-converted signal and provides a demodulated signal to the LDPC decoder. The LDPC decoder has a partially parallel architecture and partitions the bit node messages into N/360 groups and the check node messages into q groups, where q = M/360. Each group is processed by 360 bit node processors or 360 check node processors, respectively. Illustratively, the LDPC decoder includes a memory that is partitioned such that messages associated with bit node groups are consecutively addressed. Alternatively, the LDPC decoder includes a memory that is partitioned such that messages associated with check node groups are consecutively addressed.</p>
申请公布号 WO2006055086(A1) 申请公布日期 2006.05.26
申请号 WO2005US33342 申请日期 2005.09.19
申请人 THOMSON LICENSING;GAO, WEN;RAMASWAMY, KUMAR;STEWART, JOHN, SIDNEY 发明人 GAO, WEN;RAMASWAMY, KUMAR;STEWART, JOHN, SIDNEY
分类号 H03M13/11;H03M13/00 主分类号 H03M13/11
代理机构 代理人
主权项
地址