发明名称 Two-stage clock tree synthesis with buffer distribution balancing
摘要 A clock tree synthesis (CTS) tool determines how to position a hierarchy of buffers for fanning out a clock signal to clocked devices ("sinks") within an integrated circuit (IC). The tool first clusterizes the sinks and places a lowest level fan-out buffer near each cluster. The tool then iteratively places progressively higher level buffers by clusterizing a last-placed buffer level and then placing a next higher level buffer near the centroid of each lower level buffer cluster, until the tool has placed buffers at a mid-level for which variation in path distances between that level and a next higher buffer level exceeds a predetermined limit. The CTS tool then places a top level buffer at the centroid of the mid-level buffers, divides the layout into partitions, each containing a similar number of mid-level buffers, and then places a second-highest level buffer in each partition. The CTS iteratively places each next lower buffer level by dividing each partition into progressively smaller partitions and placing progressively lower level buffers in each smaller partition until it places buffers at a level having sufficient number of buffers to drive the mid-level buffers.
申请公布号 US7051310(B2) 申请公布日期 2006.05.23
申请号 US20030434919 申请日期 2003.05.08
申请人 CADENCE DESIGN SYSTEMS, INC. 发明人 TSAO CHUNG-WEN;TENG CHIN-CHI
分类号 G06F17/50;G06F1/10;G06F9/45;H01L 主分类号 G06F17/50
代理机构 代理人
主权项
地址
您可能感兴趣的专利