发明名称 CLOCK GENERATION CIRCUIT
摘要 <p>A clock generating circuit includes a first delay circuit array, which has a plurality of delay circuits, for measuring delay of an input signal, and a second delay circuit array for delay-replay having a plurality of delay circuits and being arranged in a direction opposite a direction of signal propagation in the first delay circuit array. On the basis of a signal that is output from a delay circuit at a position where a delay has been detected in the first delay circuit array, an output terminal of a delay circuit in the second delay circuit array that corresponds to the position where the delay has been detected in the first delay circuit array is fed back to an input terminal of this delay circuit to thereby construct a closed loop and form a ring oscillator circuit. An oscillation output signal of the ring oscillator circuit is extracted from an output terminal of the second delay circuit array. Two phase interpolators are provided on the input end of the first delay circuit array for variably controlling the phase of the output signal relative to the input signal. The first delay circuit array measures the phase difference between the output signals of the two phase interpolators.</p>
申请公布号 KR20060050704(A) 申请公布日期 2006.05.19
申请号 KR20050078778 申请日期 2005.08.26
申请人 NEC ELECTRONICS CORPORATION 发明人 TAKAYAMA KATSUHIKO
分类号 H03K5/14;G06F1/06;G06F1/08;H03K5/00;H03K5/13;H03K23/64;H03L7/00 主分类号 H03K5/14
代理机构 代理人
主权项
地址