发明名称 A conductive channel pseudo block process and circuit to inhibit reverse engineering
摘要 <p>A technique for and structures for camouflaging an integrated circuit structure. The integrated circuit structure is formed by a plurality of layers of material having a controlled outline. A layer of conductive material having a controlled outline is disposed among said plurality of layers to provide artifact edges of the conductive material that resemble one type of transistor (operable vs. non-operable), when in fact another type of transistor was used.</p>
申请公布号 GB0607210(D0) 申请公布日期 2006.05.17
申请号 GB20060007210 申请日期 2003.09.23
申请人 HRL LABORATORIES LLC;RAYTHEON COMPANY 发明人
分类号 G06K19/073;H01L23/58 主分类号 G06K19/073
代理机构 代理人
主权项
地址