发明名称 Redundant clock synthesizer
摘要 A clock architecture employing redundant clock synthesizers is disclosed. In one embodiment, a computer system includes first and second clock boards. The first clock board may act as a master, generating a system clock signal, while the second clock board acts as a slave. The first clock board may monitor a phase difference between a first crystal clock signal and a feedback clock signal. If the phase difference exceeds a limit, the first crystal clock signal may be inhibited, preventing the first clock board from generating the system clock signal. The second clock board may monitor the system clock board in reference to a feedback clock signal. If the second clock board detects a predetermined number of consecutive missing clock edges, it may enable a second crystal clock signal, which may be used to generate a system clock signal.
申请公布号 US7043655(B2) 申请公布日期 2006.05.09
申请号 US20020288938 申请日期 2002.11.06
申请人 SUN MICROSYSTEMS, INC. 发明人 WU CHUNG-HSIAO R.
分类号 G06F1/12;G06F1/04;G06F11/16;H03K19/003 主分类号 G06F1/12
代理机构 代理人
主权项
地址