发明名称 Delay-matched ASIC conversion of a programmable logic device
摘要 An ASIC conversion of a programmable logic device (PLD) is provided. The PLD includes a plurality of logic blocks coupled together by a PLD routing structure. The ASIC includes a plurality of logic blocks corresponding on a one-to-one basis with logic blocks in the PLD and a routing structure corresponding to the programmable routing structure of the PLD. Vias or traces are selectively placed in the ASIC so that logical behavior of its logic blocks matches that implemented in the PLD and the signal propagation delay through the ASIC matches the delay through the PLD.
申请公布号 US7038490(B1) 申请公布日期 2006.05.02
申请号 US20030660814 申请日期 2003.09.12
申请人 LATTICE SEMICONDUCTOR CORPORATION 发明人 SINGH SATWANT;TSUI CYRUS
分类号 H01L25/00;H03K19/177 主分类号 H01L25/00
代理机构 代理人
主权项
地址