发明名称
摘要 <p>In accordance with the present invention, a chip scale package (CSP) is manufactured at wafer-level. The CSP includes a chip, a conductor layer for redistribution of the chip pads of the chip, one or two insulation layers and multiple bumps, which are interconnected to respective chip pads by the conductor layer and are the terminals of the CSP. In addition, in order to improve the reliability of the CSP, a reinforcing layer, an edge protection layer and a chip protection layer is provided. The reinforcing layer absorbs stress applied to the bumps when the CSP are mounted on a circuit board and used for an extended period, and extends the life of the bumps, and thus, the life of the CSP. The edge protection layer and the chip protection layer prevent external force from damaging the CSP. After forming all elements constituting the CSP on the semiconductor wafer, the semiconductor wafer is sawed to produce individual CSPs.</p>
申请公布号 JP3769418(B2) 申请公布日期 2006.04.26
申请号 JP19990188991 申请日期 1999.07.02
申请人 发明人
分类号 H01L23/12;H01L21/3205;H01L21/60;H01L23/00;H01L23/31;H01L23/485;H01L29/06 主分类号 H01L23/12
代理机构 代理人
主权项
地址