发明名称 Efficient design to implement LDPC (low density parity check) decoder
摘要 Efficient design to implement LDPC decoder. The efficient design presented herein provides for a solution that is much easier, smaller, and has less complexity than other possible solutions. The use of a ping-pong memory (PPM) structure (or pseudo-dual port memory structure) in conjunction with a metric generator (MG) near the decoder's front end allows parallel bit/check node processing (BCP) . An intelligently operating barrel shifter (BS) operates with a message passing memory (M) that is operable to store updated edges messages with respect to check nodes as well as updated edges messages with respect to bit nodes. Using an efficient addressing scheme allows the same memory structure to store the two types of edges messages with respect to bit nodes: (1) corresponding to information bits and (2) corresponding to parity bits. In addition, an intelligently designed hardware macro block may be instantiated a number of times into the decoder design to support ever greater design efficiency.
申请公布号 EP1648090(A2) 申请公布日期 2006.04.19
申请号 EP20050016433 申请日期 2005.07.28
申请人 BROADCOM CORPORATION 发明人 TRAN, HAU THIEN;CAMERON, KELLY BRIAN, DR.;SHEN, BA-ZHONG
分类号 H03M13/11;G06F11/00;H03M13/00;H03M13/25 主分类号 H03M13/11
代理机构 代理人
主权项
地址