发明名称 Clock routing in multiple channel modules and bus systems
摘要 An apparatus is provided, which includes a memory interface circuit, a clock signal generating circuit, and a plurality of memory circuits. The memory circuits are operatively coupled and arranged in an order on a plurality of memory modules, such that the memory module positioned at the beginning of the order is coupled to an output of the clock signal generating circuit and the memory interface circuit. The memory module that is positioned at the end of the order is unique in that it includes a clock signal terminating circuit connected to the last memory integrated circuit. With this configuration, a clock loop is formed by directly routing the clock signal from the output of the clock signal generating circuit through each of the memory modules in the order (without connecting to any of the intervening memory integrated circuits) to the memory integrated circuit positioned at the end of the order. Then, the clock signal is asserted on the previous memory modules by routing it back through the memory integrated circuits thereon, in reverse order to the memory integrated circuit positioned at the beginning of the order and from there to the memory interface circuit. To complete the clock loop, the clock signal is again asserted by routing it from the memory interface circuit back through the memory integrated circuits in order to the memory integrated circuit positioned at the end of the order. Finally, the clock signal is terminated at the clock signal terminating circuit on the memory module positioned at the end of the order.
申请公布号 US7027307(B2) 申请公布日期 2006.04.11
申请号 US20030420308 申请日期 2003.04.22
申请人 RAMBUS INC. 发明人 KOLLIPARA RAVINDRANATH T.;NGUYEN DAVID;HABA BELGACEM
分类号 H05K7/02;G06F13/40;G11C5/00;H05K1/02;H05K1/11;H05K1/14;H05K7/06;H05K7/08;H05K7/14 主分类号 H05K7/02
代理机构 代理人
主权项
地址
您可能感兴趣的专利