发明名称 Method of fabricating a gate dielectric layer with reduced gate tunnelling current and reduced boron penetration
摘要 A method of forming a silicon nitride-silicon dioxide, composite gate dielectric layer, offering reduced risk of boron penetration from an overlying boron doped polysilicon gate structure, has been developed. A porous, silicon rich silicon nitride layer is first deposited on a semiconductor substrate, allowing a subsequent thermal oxidation procedure to grow a thin silicon dioxide layer on the semiconductor substrate, underlying the porous, silicon rich silicon nitride layer. A two step anneal procedure is then employed with a first step performed in a nitrogen containing ambient to densify the porous, silicon rich silicon nitride layer, while a second step of the anneal procedure, performed in an inert ambient at a high temperature, reduces the foxed charge at the silicon dioxide-semiconductor interface.
申请公布号 US7022625(B2) 申请公布日期 2006.04.04
申请号 US20020205517 申请日期 2002.07.25
申请人 CHARTERED SEMICONDUCTOR MANUFACTURING LTD. 发明人 ANG CHEW HOE;LEK ALAN;LIN WENHE
分类号 H01L21/31;H01L21/28;H01L21/324;H01L21/8238;H01L29/51 主分类号 H01L21/31
代理机构 代理人
主权项
地址