发明名称 Differential clock signals encoded with data
摘要 The number of pins on an integrated circuit chip is reduced by encoding control signals into a differential clock. The differential clock has two clock lines with complementary signals that together represent a clock. Control signals inside a clock-transmitting chip are input to an encoder which determines which control signal is being asserted or de-asserted. The encoder drives a clock-control signal that either forces both differential clock lines low or stops the differential clock from pulsing. A clock-receiving chip detects the both-low or stopped differential clock and determines which control signal was asserted or de-asserted. A phase-locked loop (PLL) in the receiver keeps an internal clock running even when the differential clock is missing pulses. A sequence of M1 missing clock pulses, followed by N1 clock pulses, followed by M2 missing pulses encodes the control signal, where M1, N1, and M2 are whole numbers.
申请公布号 US7020208(B1) 申请公布日期 2006.03.28
申请号 US20020063621 申请日期 2002.05.03
申请人 PERICOM SEMICONDUCTOR CORP. 发明人 YEN YAO TUNG
分类号 H04B14/06 主分类号 H04B14/06
代理机构 代理人
主权项
地址