发明名称 Multi-level semiconductor memory architecture and method of forming the same
摘要 An array block has at least two sub-array blocks and a first interconnect routing channel through which a first group of local interconnect lines extend. Each of the two sub-array blocks includes at least two lower-level sub-array blocks and a second interconnect routing channel through which a second group of local interconnect lines extend. The first group of local interconnect lines are configured to carry input information for accessing memory locations in which to store data or from which to retrieve data, and the second group of local interconnect lines are configured to carry a subset of the input information.
申请公布号 US7020001(B2) 申请公布日期 2006.03.28
申请号 US20040961993 申请日期 2004.10.07
申请人 MOSAIC SYSTEMS, INC. 发明人 ALEXANIAN SUREN A.
分类号 G11C5/06;G11C11/41;G06F7/38;G11C5/02;G11C7/00;G11C7/18;G11C8/00;G11C8/12;G11C11/401;G11C11/413;G11C16/06;H01L21/8239;H01L27/105;H03K19/177 主分类号 G11C5/06
代理机构 代理人
主权项
地址
您可能感兴趣的专利