发明名称 Structure and method of high performance two layer ball grid array substrate
摘要 A high-performance, high I/O ball grid array substrate, designed for integrated circuit flip-chip assembly and having two patterned metal layers, comprising: an insulating layer having a first surface, a second surface and a plurality of vias filled with metal. Said first surface having one of said metal layers attached to provide electrical ground potential, and having a plurality of electrically insulated openings for outside electrical contacts. An outermost insulating film protecting the exposed surface of said ground layer, said film having a plurality of openings filled with metal suitable for solder ball attachment. Said second surface having the other of said metal layers attached, portions thereof being configured as a plurality of electrical signal lines, further portions as a plurality of first electrical power lines, and further portions as a plurality of second electrical power lines, selected signal and power lines being in contact with said vias. Said signal lines being distributed relative to said first power lines such that the inductive coupling between them reaches at least a minimum value, providing high mutual inductances and minimized effective self-inductance. Said signal lines further being electromagnetically coupled to said ground metal such that cross talk between signal lines is minimized. And an outermost insulating film protecting the exposed surfaces of said signal and power lines, said film having a plurality of openings filled with metal suitable for contacting selected signal and power lines and chip solder bumps.
申请公布号 US2006063304(A1) 申请公布日期 2006.03.23
申请号 US20050268072 申请日期 2005.11.07
申请人 LAMSON MICHAEL A;KALIDAS NAVINCHANDRA 发明人 LAMSON MICHAEL A.;KALIDAS NAVINCHANDRA
分类号 H01L21/50;H01L21/48;H01L23/36;H01L23/498 主分类号 H01L21/50
代理机构 代理人
主权项
地址