发明名称 Polysilicon conductor width measurement for 3-dimensional FETs
摘要 An apparatus and method is disclosed for determining polysilicon conductor width for 3-dimensional field effect transistors (FinFETs). Two or more resistors are constructed using a topology in which polysilicon conductors are formed over a plurality of silicon "fins". A first resistor has a first line width. A second resistor has a second line width. The second line width is slightly different than the first line width. Advantageously, the first line width is equal to the nominal design width used to make FET gates in the particular semiconductor technology. Resistance measurements of the resistors and subsequent calculations using the resistance measurements are used to determine the actual polysilicon conductor width produced by the semiconductor process. A composite test structure not only allows calculation of the polysilicon conductor width, but provides proof that differences in the widths used in the calculations do not introduce objectionable etching characteristics of the polysilicon conductors.
申请公布号 US2006063317(A1) 申请公布日期 2006.03.23
申请号 US20040944622 申请日期 2004.09.17
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 DONZE RICHARD L.;HOVIS WILLIAM P.;KUEPER TERRANCE W.;SHEETS JOHN E.II;TETZLOFF JON R.
分类号 H01L21/338 主分类号 H01L21/338
代理机构 代理人
主权项
地址
您可能感兴趣的专利