发明名称 CALIBRATION OF UP AND DOWN CHARGE-PUMP CURRENTS USING A SAMPLE-AND-HOLD CIRCUIT DURING IDLE TIMES
摘要 A charge pump for a phase-locked loop (PLL) has accurate matching of charge and discharge currents applied to the PLL's loop filter. A variable current-sink transistor has its gate-to-source voltage adjusted to match a source current from a fixed current source. An intermediate node in-between series transistors between the current source and sink is sampled by a sampling transistor that connects the intermediate node to a sampling capacitor. The sampling capacitor's voltage is the gate-to-source voltage of the variable current-sink transistor. The variable current-sink transistor has its gate and drain coupled together through the sampling transistor during calibration periods when the charge pump is otherwise idle. When the source current exactly matches the sink current, the gate-to-source voltage stored on the sampling capacitor reaches steady state. Up and down currents are balanced in driver transistors that match the series transistors.
申请公布号 US2006044031(A1) 申请公布日期 2006.03.02
申请号 US20040711151 申请日期 2004.08.27
申请人 PERICOM TECHNOLOGY (HONG KONG), INC. 发明人 CHEUNG VINCENT SIN-LUEN;WONG GARY WING-KEI
分类号 H03L7/06 主分类号 H03L7/06
代理机构 代理人
主权项
地址