发明名称 Memory array with overlapping buried digit line and active area and method for forming same
摘要 A memory cell, array and device include an active area formed in the substrate with a vertical transistor including a first end disposed over a first portion of the active area. The vertical transistor is formed as an epitaxial post on the substrate surface, extends from the surface of the substrate, and includes a gate formed around a perimeter of the epitaxial post. A capacitor is formed on the vertical transistor and a buried digit line vertically couples to a second portion of the active area. An electronic system and method for forming a memory cell are also disclosed.
申请公布号 US2006043431(A1) 申请公布日期 2006.03.02
申请号 US20050196583 申请日期 2005.08.02
申请人 EPPICH ANTON P 发明人 EPPICH ANTON P.
分类号 H01L29/76;H01L29/745 主分类号 H01L29/76
代理机构 代理人
主权项
地址