发明名称
摘要 An integrated circuit having a normal operating mode and a special operating mode, such as a special test mode, is disclosed. The special test mode is enabled by a series of signals, such as overvoltage excursions at a terminal, rather than by a single such excursion, so that it is less likely that the special test mode is entered inadvertently, such as due to noise or power-down and power-up of the device. The circuit for enabling the test mode includes a series of D-type flip-flops, each of which are clocked upon detection of the overvoltage condition together with a particular logic level applied at another terminal; multiple series of flip-flops may be provided for multiple special test modes. In addition, sequential codes may be used for further security. Logic for evaluating both a sequence of codes received in parallel from a number of address terminals, and also a sequence of serial codes received at single address terminal, are disclosed. Additional features include the provision of a power-on reset circuit which locks out the entry into the test mode during power-up of the device. Acknowledgment of the entry into test mode is provided by the presentation of a low impedance at output terminals while the device is not enabled; chip enable of the device causes the device to exit the test mode. Once in test mode, the output enable terminal of the device can provide a chip enable function. <IMAGE>
申请公布号 JP3115036(B2) 申请公布日期 2000.12.04
申请号 JP19910205972 申请日期 1991.08.16
申请人 发明人
分类号 G01R31/28;G01R31/317;G01R31/3185;G06F11/22;G11C7/10;G11C29/00;G11C29/14;G11C29/46;H01L21/66;H01L27/10 主分类号 G01R31/28
代理机构 代理人
主权项
地址